0. And vice versa. However, the more specific you get in capturing these conditions the closer you get to diagnosing a specific hardware implementation. After all, the addition inside the system might be done bit-serially or byte-serially. If you knew that you might come up with a different set of cover points. Remember though that verification is meant to work from a design's specification and not from its implementation. The actual internal organization of the adder might not be specified.

If a cover point does not explicitly define the number of bins or the value ranges that

```
covergroup sumItUp @(posedge ck);
       option.at_least = 15;
2
       bitView: coverpoint sum
3
4
         wildcard bins b0 = { 16'b????_????_???? };
5
         wildcard bins b1 = { 16'b????_????_???? };
6
         wildcard bins b2 = { 16'b????_????_????_?1?? };
7
         wildcard bins b3 = { 16'b????_????_????_1??? };
8
         wildcard bins b4 = \{ 16'b????_????_???1_???? \};
9
         wildcard bins b5 = { 16'b????_????_??1?_???? };
10
         wildcard bins b6 = { 16'b???? ???? ?1?? ???? };
11
         wildcard bins b7 = { 16'b????_????_1???_???? };
12
         wildcard bins b8 = { 16'b????_???1_????_???? };
13
         wildcard bins b9 = { 16'b????_??1?_???? };
14
         wildcard bins b10 = { 16'b????_?1??_???? };
15
         wildcard bins b11 = { 16'b????_1???_???? };
16
         wildcard bins b12 = { 16'b???1_????_???? };
17
         wildcard bins b13 = { 16'b??1?_????_???? };
18
         wildcard bins b14 = { 16'b?1??_????_???? };
19
         wildcard bins b15 = { 16'b1???_????_???? };
20
21
    endgroup: sumItUp
```

### Example 10.6 — Coverpoint to count when specific bits are set to 1

```
covergroup Cover_sumItUp with function
                  sample(logic[15:0] sum);
2
3
    property checkSumWithTotal;
4
      bit [15:0] myTotal;
5
      @(posedge ck) (-go_l, myTotal = inA) |=>
6
           (-done, myTotal += inA) [*1:10] ##1
7
           (done && (sum == myTotal), sup.sample(sum));
8
    endproperty
9
10
    SumIncorrect: assert property (checkSumWithTotal)
11
         else $error("Sum value incorrect");
```

#### Example 10.7 — Overriding the sample function

are counted in the bins, SystemVerilog will automatically define the bins and their value or value range. If the variable being counted is an enumerated variable, then the number of bins is the cardinality of the enumeration. If the variable is not an enumeration, then the number of bins for an M-bit variable is the minimum of 2<sup>M</sup> or the value set by the auto\_bin\_max option (whose default is 64). This option would be specified as

```
option.auto_bin_max = 10;
```

and would apply to the whole cover group. It would be specified along with the other option on line 2 of Example 10.6.

## 10.2.3 Using Assertions to Trigger Cover Groups

To this point, we haven't considered whether the value of sum is correct. Although it is checked on line 42 of Example 10.4, the cover groups of Example 10.1, Example 10.5 and Example 10.6 will count the incorrect value. Generally, you only want to be counting based on correct values in the system.

These previous cover groups have only counted based on the value of sum at the clock's positive edge, or in the case of Example 10.5, when done was also asserted. Another option for triggering a cover group is to override its sampling function. This sampling function can then be called, for instance, from an assertion that is finishing or from a cover statement.

Consider the changes or additions to the above examples that are shown in Example 10.7. Lines 1-2 shows how to specify a function call that will cause the cover points in a cover group to count ("with" is a keyword, "sample" is not). This statement could be substituted for the first line of Example 10.6. Only when the sample function is called will the

こうしょうしょうしょう あなながかから ないないないないないないないない

ditions the te addition you might n is meant tal internal

anges that will autoe or value
i enumerthe cardiis not an
an M-bit
ue set by
t is 64).

It would on line 2

ther the cked on oups of 0.6 will ly want in the

ounted positive a done ering a nection. for infrom a

above es 1-2 cause 'with' could 10.6.

cover group be activated to count. This example shows only one value being passed when sample is called, however multiple values can be passed.

The sample function can be called from the assertion shown on lines 4-9. This assertion could be included in the previous example to check that sum is the correct value. The assertion waits for go\_l to be asserted and then copies the input inA into the local variable myTotal. Then at each successive clock edge, as long as done is not asserted, it sums up the inputs into myTotal. Finally, when done is asserted and sum is equal to myTotal, the assertion passes. As a result of passing, the sample function is called, passing the final value of sum to the cover group as shown on line 8. Thus, only correct values are counted by the cover group.

Note that the assertion is working with values from the preponed region. In the previous example, the values being sampled were those loaded at the positive edge of the clock. Over the whole simulation run, the same values of sum are passed to the cover group, but this serves to illustrate that cover groups can be called from any of the timing regions of the simulation kernel.

An alternate approach to using assertions to initiate calls to overridden sample functions is to call them from a cover statement as shown in Example 10.8. The differences with respect to Example 10.7 is that the assert doesn't call the sample function (see line 5), and a cover statement has been added, lines 11-12. When the assertion passes correctly, the cover statement calls the overridden sample function with the value to be counted. Note that it must specify the preponed value by using the \$sampled(sum). This is because the cover statement's pass statement is not using values from the preponed region (as the assertion statement is). In this example, the cover statement executes in the reactive region and thus the results of non-blocking assignments in the design have been resolved. Checking back to the sumItUp thread, we see that when the input inA is zero, done is asserted and sum is loaded with zero at then next clock edge. Thus the cover statement would pass sum (equal to 0) to the sample function if the code hadn't specified the \$sampled value of sum.

```
property checkSumWithTotal;
      bit [15:0] myTotal;
2
      @(posedge\ ck)\ (-go\_l,\ myTotal = inA) | =>
3
           (-done, myTotal += inA) [*1:10] ##1
           (done && (sum == myTotal));
    endproperty
6
7
    SumIncorrect: assert property (checkSumWithTotal)
8
         else $error("Sum value incorrect");
9
10
11
    Cover_Correct_sum_Values: cover property (checkSumWithTotal)
         sup.sample($sampled(sum));
12
```

Example 10.8 — Using a cover Statement to Call the sample Function.

ly through its state transitions based on the values of in 1 and in 2. At some point, all of the transitions will be covered, although it may take awhile given that the system has to get to some "far away" transitions, such as a8. If it doesn't get there in 300 clock cycles, you will need to increase that number in the clock generator.

```
initial begin
          InputTwiddle i = new;
68
          r = 0:
69
          #1 r = 1;
70
          #1 r = 0;
71
72
          while (fcover.get_coverage() < 100)
73
74
               assert (i.randomize());
75
               \{in1, in2\} <= i.ins;
76
               invals <= i.ins;
77
               @(posedge ck);
          end
79
        end
80
     endprogram
```

### Example 10.11 — Testbench to Cover the Transition Bins

```
covergroup fsmCross @(posedge ck);

option.at_least = 2;

coverpoint st;

cross invals, st;

endgroup

fsmCross crossCover = new;
```

#### Example 10.12 — Cover Group with a cross

Note that this example doesn't check the correctness of the implementation, it just checks that each of the transitions was followed twice.

# 10.3.3 Using Cross Coverage Bins

Another option for binning information in a cover group is to create a *cross* cover as shown on line 4 of Example 10.12. A cross cover creates a cross product of bins using either two variables or, in this case, a cross product between variable invals and cover point st.

The purpose behind using a cross cover point is to count how many times the values of one of the two variables pairs with each of the possible values of the other variable. In this example one of the variables is the input vector, invals, and the other is the state variable, st. Thus, the cross is counting how many times we're in each of the states and, for each of the states, how many times we see each of the possible input combinations. Knowing that the

system has been in each of the states with each of the possible input vectors on the inputs, we can be confident that the FSM's operation is being covered.

To use the cover group of Example 10.12 with the design of Example 10.9, the testbench program of Example 10.10 would be altered to contain cover group fsmCross instead of cover group fsm, and the while loop of Example 10.11 (line 73) would be conditioned by (crossCover.get\_coverage < 100).

This examples requires more discussion though. In the previous examples, bins have been used to define how to count the values or transitions of the cover point variable. In this case, bins have not been defined; thus, SystemVerilog automatically defines them. Since st is an enumerated variable, a bin for each of the enumeration values is automatically defined. These bins are shown at the top of Figure 10.2.

The cross declaration can be defined between either two variables, or between a variable and a cover point. Here, on line 4, it is between a cover point and a variable. In this situation, SystemVerilog implicitly defines a cover point for the two-bit variable invals and

The *randc* modifier indicates that new values will be selected in a cyclic manner, cycling randomly through all values in the range before a repeated value is seen. This is randomization *without replacement*. Even though this is a logic variable, the random numbers will not include x and z bits.

KAVAM DIBNEB MAN 🕟

In a procedural block, an object of the above class can be instantiated and the variables randomized as shown below.

```
bit
            [4:0] outputA;
    logic [8:0] outputB;
                 condition, clk;
    testVectors tv = new;
    initial begin
       while (condition) begin
11
         @(posedge clk);
12
         assert (tv.randomize()) else $error ("OOPS, randomize didn't work");
13
         outputA <= tv.fiveBits;
14
15
         outputB <= tv.nineBits:
       end
16
17
    end
```

In this example several variables are declared and then a testVectors object tv is declared on line 8; new is called to instantiate it. Then, within the initial block, a while loop will keep repeating until condition is no longer asserted. Each iteration of the while loop is guarded by a clock edge. At that clock edge, the call to the randomize method on line 13 will cause the two object variables to take on new random values. On lines 14-15 these are assigned to other variables. Assuming that these variables are outputs of the testbench and inputs to the design, non-blocking assignments are used.

Thus, the tv.randomize() method call is a call to generated new values for the random variables in the tv object. This method returns a Boolean indicating whether it was successful or not. If not, the \$error task is called. The next section will discuss why the return value of randomize needs to be checked. (An if statement can be used in place of the assert if you are not familiar with assertions.)

Randomization can be used with enumerated types. In the example below, a call to randomize object fc will result in myRainbow randomly taking on one of the values of the enumeration.

```
typedef enum
bit[2:0] {Red, Orange, Yellow, Green, Blue, Indigo, Violet} roy_g_biv_t;
class funnyColors;
rand roy_g_biv_t myRainbow;
endclass
funnyColors fc = new;
```

### 7.5.2 Constraints on Random Numbers

Access to random variables is useful but being able to constrain their values provides a means to more closely control what is being tested. SystemVerilog provides several means of constraint specification.

One approach to constraining a random value is by putting a constraint on the randomize method:

```
tv.randomize() with {nineBits <= 500 && nineBits >= 250:}:
```

This constrains the randomize method to produce values for nineBits between 250 and 500 inclusive. There would be no effect on the random number generation for fiveBits. To use the assert statement, you would write:

- assert (tv.randomize() with {nineBits <= 500 && nineBits >= 250;})
- else \$error ("OOPS, randomize didn't work");

The comparison in the constraints could be with variables, thus one could write:

- 1 logic [8:0] y;
- 2 assert (tv.randomize() with {nineBits <= y && nineBits >= 250;})
- else \$error ("OOPS, randomize didn't work");

In this case, the value of y can be set by the testbench. Of course, if y is set to a value under 250, then it is impossible to find a random value that satisfies the constraint specified; the randomize method would return FALSE and the \$error statement would execute.

The constraints specified in this way could include both of the random variables in the object. The constraints can be any SystemVerilog expression with integral variables or constants, i.e., bit, byte, reg, logic, integer, enum, and packed struct.

Now consider how to generate random inputs for testing the sumItUp hardware thread. This thread, presented in Section 5.1, requires that a packet of information be sent to it. The packet is a series of numbers to add. The first value is on the input when go\_l is asserted. The series of numbers is finished when the value 0 is on the input. Thus, 0 cannot be one of the values to add.

Example 7.9 shows two class definitions. The sumPkt class is the constrained random number generator. Class testSumThread generates arrays of random numbers from the sumPkt class to send to the sumItUp hardware thread. It then checks to see that the total value calculated from the values being sent is equal to the sum that the sumItUp thread calculates.

The sumPkt class is defined on lines 1-7 of the example. The howMany random variable will indicate how many values will be in the packet being sent. The dynamic item array (line 3) will hold the sequence of values to be sent. Line 5 specifies a constraint labeled "N." The constraint uses set semantics to specify that the value of howMany must be inside the set specified in the braces "{}". The specification here is that howMany must be in the range of 2-10 inclusive. Thus, even though it is a 16-bit variable, it will only take on values of 2-10.

This set specification could have been more complicated. For instance,

constraint N {howMany inside { [2:10], 13, [25:73] }; }

would also include 13 and values between 25 and 73 inclusive as values that howMany could take on.

The second constraint, called "arraySize," specifies that item.size, the number of elements in the dynamic array, must be equal to howMany. When randomize is called on an object of type sumPkt, these two constraints will be solved together, producing an array of howMany random numbers in the dynamic array. If the constraint solver is unable to find values that satisfy the constraints — for instance, they might have been miss-specified — then randomize will return FALSE.

Class testSumThread is shown on lines 9-29 of Example 7.9. It has a local variable to store the total it calculates; this is used by the checkTotal method which compares it to the value passed to it to determine if the sumItUp hardware thread correctly calculated the total. On line 11, an object of type sumPkt is instantiated with the name pkt.

The sendPktToThread method calls randomize on pkt, producing the dynamic array pkt.item[] with pkt.howMany random values in it. These are then sent to the design-under-test (the sumItUp thread) followed by sending it a 0. While sending, it calculates the total of the values sent.

The sendPktToThread task is called from the initial block shown in Example 7.10. This block instantiates an object t of type testSumThread and then enters a loop. The for loop will cycle 100 times, calling the sendPktToThread task. As described above, for each call it generates a packet of information and sends it to the design-under-test. When done is asserted by the design, checkTotal is called with the output value of the design (sum) to check if it is correct. If not, the assert fails.

Thus the for loop sends 100 packets to the thread, with randomly generated length and content.

#### 7.5.3 Random case

The random case (randcase) procedural statement is used to select one of its statements at random. Consider the situation where we want to test a net-

```
class sumPkt;
         rand bit [15:0] howMany;
2
         rand bit [15:0] item[];
3
4
                                {howMany inside {[2:10]};}
         constraint N
         constraint arraySize {item.size == howMany;}
       endclass
7
8
       class testSumThread:
9
         local bit unsigned [15:0] total;
10
         local sumPkt pkt = new;
11
12
         task sendPktToThread:
13
            total = 0:
14
            assert (pkt.randomize()) else $error ("oops");
15
            for (byte i = 0; i < pkt.howMany; i++) begin
16
              @(posedge ck);
17
              inA <= pkt.item[i];
18
              total += pkt.item[i];
19
              go_l \leftarrow (i == 0)?0:1;
20
            end
21
            @(posedge ck);
22
            inA \le 0:
23
         endtask
24
25
         function checkTotal (bit unsigned [15:0] value);
26
            return value == total;
27
         endfunction
28
       endclass
```

### Example 7.9 — Class Declarations to Generate Random Inputs to the sumItUp Hardware Thread

```
initial begin
1
         testSumThread t = new;
2
3
         for (int i = 0; i < 100; i++) begin
            t.sendPktToThread();
            wait (done);
5
            ChkTotal: assert (t.checkTotal(sum))
6
              else $error("OOPS");
7
         end
         $finish:
9
       end
```

## Example 7.10 — Testbench Thread That Works with Example 7.9

ple 2.7. The and, or, and the bit-wise

mbinational at combinat. A synthewas 3'b111, and the are rcuit.

is illustrated to When the hy-one of the s shown in the rest of

2.8, underare the ones ways match. e impossible ed combina-

other part of ombinations that an error unique case only correct sizer that all ives the simf the intend-

the map will specification. rnaugh map. meaning that tatement will is in the case specifies that, f will be 0. he Karnaugh

in Figure 2.2. The other case selection items can be paired up with other covered in the Karnaugh map.

Note that in this example, the case selection items on lines 7 and 10 overlap. That is, if Lout {a, b, c} was 3'b101, that would match with either line 7 or line 10. There is nothing ong with this, especially when you recognize that these two lines represent the two time implicants where the function is zero, and these two implicants overlap in the limiting map.

In terms of executing the casez statement, the first case selection item that matches is executed. For input 3'b101, this would 3'b1?? on line 7 because by definition, a case statement (or sez in the example) executes the first case selection item that takeness and none other. The case selection item on line 10 would ally be executed when the input was 3'b001 even though it also matches 3'b101.



Figure 2.2 — Karnaugh Map

Another caution must be mentioned when using casez. The efinition of casez is that a z in any of the bits of the case selection

expression is treated as a don't-care in the comparisons with the case selection items. Thus your design might have high impedance z values due to the use of tri-state drivers, for instance, then the simulation of your casez might not be what you first expect.

## 2.2.6 Modeling Using Asserted and Not-Asserted Values

To this point, the examples have been fairly lax about naming conventions for logic variables, but in real designs scalar (single bit) signals typically have an assertion level associated with them, indicating which logic value, 0 or 1, indicates whether the signal or condition is asserted. For instance, we could design a sensor for a door to indicate whether the door is open or not. We could design the sensor so that when the door is open, the sensor's output is a logic 1. Or we could design it so that the door being open is indicated by the sensor's output being logic 0. The choice of which way to design the circuit is up to the designer; both are valid choices

The choice is called the assertion level for the signal. In the above situation suppose that we want to have a logic variable called doorOpen. But how should we indicate what value, 0 or 1, indicates that the door is open? Designers often add a textual notation to indicate this. For instance, doorOpen\_h specifies that a logic 1 indicates that the door is open; the signal is asserted high. Alternately, we could have named the signal doorOpen\_l if the electronics were designed so that logic 0 indicates that the door is open; the signal is asserted low. Again, either specification is valid.

There is no standard that everyone uses for these notations, and often they are just an agreement among the designers on a design team. To indicate that a signal is asserted high, some common notations for variable doorOpen are: doorOpen\_h, doorOpen\_H, and just doorOpen. This last approach assumes that any scalar without an \_h or \_H is asserted high. Some common notations for variables asserted low are doorOpen\_l, doorOpen\_L, doorOpen\_L, doorOpen\_B, and doorOpenN.